Course Information
Course Overview
In 6 hours, you will become comfortable with designing in VHDL using ISE tools and test your design on a Basys2 board
This course was designed to equip you with the knowledge and skill that will get you up to speed with FPGA Design in VHDL. You will be expected to have some basic knowledge on digital electronics such as the meaning of Flip Flops, Gates and Finite State Machine, and also some basics of programming language would help in the course.
Although the design flow will be dealt with in almost its entirety, the course starts from the basics and take you up to an intermediate level, where you will be able to take a design from a concept through the different stages of design until seeing the design work on a board.
The course is structured in four parts, starting with a simplistic view at how FPGA's work and the resources that are available on a typical FPGA. The tool FPGA Editor will be used. Then an overview of ISE Flow will be presented in part 2, along with demos on how the tool is downloaded, installed and used. The third part of the course will explain and demonstrate how the most useful VHDL syntaxes are written, and at each step, the Technology Schematic is viewed to understand how VHDL codes are synthesized into logic.
The last part is about designing a Home Alarm System from the concept and State Diagram. A step-by-step approach is used to show all the stages of the flow, including writing of the codes, Synthesize, add constraints, run Implementation, Timing Analysis, Behavioural Simulation and Post implementation Simulation and Configuration of the FPGA and PROM on a Basys 2 board.
The course consists of 6 hours of videos, spread over 50 lectures, and provide demos to show how the tool is used effectively.
Course Content
- 5 section(s)
- 58 lecture(s)
- Section 1 Overview of the Course
- Section 2 The Device
- Section 3 The Software
- Section 4 The Language
- Section 5 An Example
What You’ll Learn
- Write VHDL Codes, Use FPGA Editor to understand a design and the available resources, Create Testbenches and Run Simulation, Create Timing Constraints, Run Timing Analysis, Add constraints with PlanAhead, View and understand the Technology Schematics after Synthesis, Generate an IP Core, Run Implementation, Extract information from ISE Reports, Solve errors and understand warnings encountered in the ISE flow, Configure the FPGA and ROM with iMPACT
Skills covered in this course
Reviews
-
AAlvaro Bautista
Instructor is great explaining the device, software, theory and takes the time to go in detail in the design of the Alarm project. I definitely recommend this course.
-
SStephanie Hodgetts
Content is great, but it doesn't need to be limited to the Baesys board. I ran with the Arty A7-35T, which has enough push buttons, switches and LEDs for the project.
-
PPablo78
Kurs ogólnie dość dobry dla początkujących. Brakuje może czasem większego i bardziej wnikliwego wyjaśnienia słów kluczowych opartych na większej liczbie przykładów. Nie do końca rozumiem np słowo kluczowe signal. Można by dać jeszcze więcej przykładów. Przy podpinaniu komponentów w całość trochę się pogubiłem z zasięgiem zmiennych i sygnałów w Port Map. Ogólnie polecam!
-
KKennguyen
There could be some improvement or new video because some of the video just get cut off in the middle of the teacher talking and it continue onto another one. It feel like it was unintentionally ending of the video.